# Digital Design Diploma

# **Project 2:**

# **SPI Slave with Single Port RAM**



By: Kareem Hassan Atif

Submitted to: Eng. Kareem Waseem

## **Contents:**

| 1. SPI Slave System Design              |
|-----------------------------------------|
| 1.1 Main Inputs and Outputs3            |
| 1.2 Internal Structure of the RTL Code4 |
| 1.3 FSM STATES AND TRANSITIONS4         |
| 1.4 Key Signal Behaviors6               |
| 1.5 Design Highlights7                  |
| 1.6 Summary7                            |
| 2. Digital Design (Verilog)8            |
| 2.1 Codes8                              |
| 2.2 Testbench10                         |
| 2.3 Linting                             |
| 2.4 DO File10                           |
| 2.5 Wave Snippets11                     |
| 3. Implementation16                     |
| 3.1 Gray Encoding16                     |
| 3.1.1 RTL Schematic16                   |
| 3.1.2 Synthesis Schematic17             |
| 3.1.3 Device Schematic                  |
| 3.1.4 Encoding Report                   |

| 3.1.5 Synthesis Reports19              |
|----------------------------------------|
| 3.1.6 Implementation Reports20         |
| 3.1.7 Messages21                       |
| 3.2 Sequential Encoding                |
| 3.2.1 RTL Schematic                    |
| 3.2.2 Synthesis Schematic23            |
| 3.2.3 Encoding Report23                |
| 3.2.4 Device Schematic24               |
| 3.2.5 Messages                         |
| 3.2.6 Synthesis Reports25              |
| 3.2.7 Implementation Reports           |
| 3.3 One-Hot Encoding27                 |
| 3.3.1 RTL Schematic                    |
| 3.3.2 Synthesis Schematic28            |
| 3.3.3 Encoding Report                  |
| 3.3.4 Device Schematic                 |
| 3.3.5 Synthesis Reports30              |
| 3.3.6 Implementation Reports31         |
| 3.2.7 Implementation After Debugging32 |
| 3 3 8 Messages 34                      |

## 1. SPI Slave System Design:

This SPI Slave receives data from the SPI Master via MOSI and responds via MISO. It:

- Converts **serial input** (from MOSI) into **parallel 10-bit commands** (rx\_data)
- Signals a successful reception with a 1-cycle pulse on rx\_valid
- In the read operation, it sends 8-bit data back to the master on MISO
- Uses a **state machine** with a **clock cycles counter** to manage precise timing

### 1.1 Main Inputs and Outputs:

| Signal   | Direction | Description                                                   |
|----------|-----------|---------------------------------------------------------------|
| Clk      | Input     | System clock                                                  |
| rst_n    | Input     | Active-low synchronous reset                                  |
| ss_n     | Input     | Active-low Slave Select (from master)                         |
| MOSI     | Input     | Serial data in                                                |
| tx_valid | Input     | Indicates RAM has valid data to send                          |
| tx_data  | Input     | 8-bit data from RAM to master                                 |
| MISO     | Output    | Serial data out                                               |
| rx_valid | Output    | One-cycle pulse when a 10-bit packet is received (RAM Enable) |
| rx_data  | Output    | 10-bit received data for the RAM                              |

#### 1.2 Internal Structure of the RTL Code:

- cs, ns: current and next state of the FSM
- COUNTER: counts clock cycles to track bit positions (begins with 0)
- add: tracks whether we've already received a read address (for distinguishing

**READ\_ADD** and **READ\_DATA**)

#### 1.3 FSM STATES AND TRANSITIONS:

#### IDLE — Reset state & Waiting for SPI command

- Happens when ss\_n = 1
- If ss\_n = 0, transition to **CHK\_CMD**

**Time spent**: 1 cycle (for starting the communication)

#### **CHK\_CMD** — Detecting command type

- Based on MOSI value and add flag:
  - $\circ$  MOSI = 0 → WRITE
  - o MOSI = 1 and add = 0 → READ\_ADD
  - $\circ$  MOSI = 1 and add = 1  $\rightarrow$  READ DATA

**Time spent**: 1 cycle (for checking which operation we're doing)

#### WRITE — Receiving a write command

- Receives 10 bits: 2 control bits + 8 address/data
- Bits stored in rx\_data [9:0], MSB first (COUNTER counts from 0 to 9)
- After bit 9 is received: rx\_valid = 1 for 1 cycle (Let the RAM read), and the next state is

**IDLE** 

**Time spent**: 10 cycles for bits + 1 cycle for rx\_valid and to return to **IDLE** = 11 cycles

Total Cycles from start to end: 13 cycles

#### READ\_ADD — Receiving a read address

• Same as **WRITE**, but after 10 bits, sets add = 1 (so next read goes to READ\_DATA)

**Time spent**: 10 cycles for bits + 1 cycle for rx\_valid and to return to **IDLE** = 11 cycles

Total Cycles from start to end: 13 cycles

#### READ DATA — Receiving read data command and sending back data

- First 10 bits from master received as usual
- rx\_valid = 1 asserted for 1 cycle to let RAM read (COUNTER = 10)
- Then, over the next 8 clock cycles (COUNTER 11:18):
  - Sends tx\_data (MSB first) to master on MISO
  - Only happens if tx\_valid = 1
- Returns to IDLE at the end (COUNTER = 19)

**Time spent**: 20 cycles = 19 for read operation + 1 for return:

- 10 cycles to receive data
- 1 cycle for rx\_valid and let RAM read
- 8 cycles transmit on MISO
- 1 cycle Return to IDLE

Total Cycles from start to end: 22 cycles

#### 1.4 Key Signal Behaviors

#### - rx\_data [9:0]

Filled serially during WRITE, READ\_ADD, READ\_DATA using:

```
rx_data [9 - COUNTER] <= MOSI; //First in MSB
```

#### - rx\_valid

- Asserted (=1) when 10 bits have been fully received
- Helps RAM know when to read rx\_data

#### - add

- add = 1 after READ\_ADD: tells slave that the next MOSI stream is data, not address
- add = 0 after READ\_DATA: reset tracking after sending

#### - MISO

Only used in READ\_DATA, during COUNTER 11–18

```
MISO <= tx_data [18 - COUNTER]; //MSB First out
```

#### 1.5 Design Highlights:

- Modular: Each state does exactly one job
- **Precise Timing**: COUNTER controls transitions and output assertions
- State Machine Logic: Clean separation of state memory (sequential), next state (combinational), and output logic (sequential)
- Synchronous: Counter and all outputs updated on clock edges based on the current state we were on before the new clock edge came (sequential behavioural)

#### 1.6 Summary:

The SPI Slave handles communication using a well-defined sequence:

- 1. Waits for command via ss\_n
- 2. Detects the operation type (WRITE, READ\_ADD, READ\_DATA)
- 3. Receives 10-bit frames serially via MOSI
- 4. Converts them to parallel for RAM (rx\_data, rx\_valid)
- 5. If it's a read, sends 8-bit data back via MISO
- 6. Transitions back to **IDLE** ready for the next command

### 2. <u>Digital Design (Verilog):</u>

```
module SPI_SLAVE (input clk,rst_n,ss_n,MOSI,tx_valid, input[7:0] tx_data, output reg MISO,rx_valid, output reg [9:0] rx_data); localparam IDLE=3'b000, CHK_CMD=3'b001, WRITE=3'b010, READ_ADD=3'b011, READ_DATA=3'b100;
 reg [2:0] cs,ns;
 reg add;
reg [4:0] COUNTER;
/* === State Memory and Register and COUNTER Logic === */
always @(posedge clk) begin
if (!rst_n) {cs, COUNTER, add} <= {IDLE, 5'b0, 1'b0};
else begin
cs <= ns;
COUNTER <= 0;

// ADDRESS TRACKING LOGIC FOR READ FLOW

/* After 10 cycles, the data is complete, then we have an address or we done using it, depending on which state we are in. If we are in READ_ADD, then we have an address, so we set add=1.

If we are in READ_ADTA, then we used the previous address, so we release it by setting add=0. */

if (cs == READ_ADD && COUNTER == 9)

add <= 1;
           if (cs == READ_ADD && COUNTER == 9)
else if (cs == READ_DATA && COUNTER == 9)
/* === Next State Logic === */
always @(*) begin
case (cs)
/* One clock cy:
            One clock cycle for checking which operation we're doing*/

CHK_CMD: begin

if (!ss_n && !MOSI) ns = WRITE;

else if (!ss_n && MOSI && !add) ns = READ_DATA;

else if (!ss_n && MOSI && add) ns = READ_DATA;

else ns = IDLE;
/* 10 clock cycles to recieve the data, and another One clock cycle for rx_valid=1 to let the RAM read. Another 8 clock cycles to send the data to the master, and another One clock cycle for returning to IDLE.

(total clock cycles from beginning to end = 22) */

READ_DATA: begin

if (COUNTER < 19 && !ss_n)

ns = READ_DATA;

else

ns = IDLE;
            else
end
```

Figure 1: SPI Slave Code

```
module RAM #(parameter MEM_DEPTH=256,
ADDR_SIZE=8 //address Bus Size and Memory Width
(input [ADDR_SIZE+1:0] din, input clk,rst_n,rx_valid, output reg [ADDR_SIZE-1:0] dout, output reg tx_valid);
reg [ADDR_SIZE-1:0] mem [MEM_DEPTH-1:0];
reg [ADDR_SIZE-1:0] WRITE_address, READ_address;
always @(posedge clk) begin
    if(!rst_n)
                             {dout,tx_valid,WRITE_address,READ_address} <= 0;
    else if (rx_valid) begin
        case( din [ADDR_SIZE+1 : ADDR_SIZE] )
                            WRITE_address <= din[ADDR_SIZE-1:0];</pre>
            2'b00:
            2'b01:
                             mem [WRITE_address] <= din[ADDR_SIZE-1:0];</pre>
                             READ_address <= din[ADDR_SIZE-1:0];</pre>
                             {dout,tx_valid} <= {mem [READ_address], 1'b1};
        endcase
```

Figure 2: RAM Code

```
module SPI_Wrapper (input clk,rst_n,ss_n,MOSI, output MISO);
parameter MEM_DEPTH=256, ADDR_SIZE=8;

wire [ADDR_SIZE+1:0] w1;
wire [ADDR_SIZE-1:0] w3;

wire w2,w4;

/*module SPI_SLAVE (input clk,rst_n,ss_n,MOSI,tx_valid, input[7:0] tx_data,
output reg MISO,rx_valid, output reg [9:0] rx_data);*/

SPI_SLAVE DUT_SPI(.clk(clk),.rst_n(rst_n),.ss_n(ss_n),.MOSI(MOSI),.tx_valid(w4),.tx_data(w3),.MISO(MISO),.rx_valid(w2),.rx_data(w1));

/*module RAM #(parameter MEM_DEPTH=256, ADDR_SIZE=8)
(input [ADDR_SIZE+1:0] din, input clk,rst_n,rx_valid, output reg [ADDR_SIZE-1:0] dout, output reg tx_valid);*/

RAM #(.MEM_DEPTH(MEM_DEPTH),.ADDR_SIZE(ADDR_SIZE)) DUT_RAM(.din(w1),.clk(clk),.rst_n(rst_n),.rx_valid(w2),.dout(w3),.tx_valid(w4));
endmodule
```

Figure 3: SPI Wrapper Code

```
reg clk,rst_n,ss_n,MOSI;
//module SPI_Wrapper (input clk,rst_n,ss_n,MOSI, output MISO);
SPI_Wrapper DUT(clk,rst_n,ss_n,MOSI, MISO);
integer i:
    $readmemh ("mem.dat", DUT.DUT_RAM.mem);
rst_n=0; ss_n=1; MOSI=1;
    @(negedge clk);
    ss_n=0;
    @(negedge clk);
for(i=0;i<9;i=i+1) begin
    @(negedge clk);
         @(negedge clk);
    @(negedge clk);
@(negedge clk);
    @(negedge clk);
         @(negedge clk);
    @(negedge clk);
    @(negedge clk);
     for(i=0;i<8;i=i+1) begin
         MOSI=$random;
    @(negedge clk);
     repeat (9) @(negedge clk);
    #10 $stop;
```

Figure 4: SPI Wrapper Testbench Code



Figure 5: Linting

```
vlib work
vlog RAM.v SPI_SLAVE.v SPI_Wrapper.v SPI_Wrapper_tb.v
vsim -voptargs=+acc SPI_Wrapper_tb
add wave *
run -all
#quit -sim
```

Figure 6: DO File

### **Wave Snippets:**



Figure 7: SPI Wrapper Wave



Figure 8: Detailed SPI Wrapper Wave

### **Detailed Wave Snippets:**



Figure 9: Synch Reset Operation

With the first clock edge, all outputs are reset to 0 due to the active-low synchronous reset signal.



Figure 10: One clock cycle to start communication

After the reset, the next state is **CHK\_CMD**, but it won't be assigned until the next clock edge arrives. When it arrives, the current state becomes **CHK\_CMD**.



Figure 11: One clock cycle to check command

We wait a clock cycle to determine which operation we'll be doing. When we arrive at the WRITE state on a clock edge, the next-state logic (combinational always block) executes immediately to determine the upcoming state. However, the counter and output logic (sequential always blocks) do not update instantly. At this moment, they still consider the current state to be CHK\_CMD. Therefore, data reception or counter start won't happen immediately upon entering WRITE; they will occur on the following clock edge due to sequential behavior.



Figure 12: Ten clock cycles to receive address (1)

Cycle after cycle, we receive serial data — this continues for ten clock cycles. On the last clock cycle, we receive the final bit, and rx\_valid is asserted (set to 1). However, the RAM hasn't sensed the input yet; it will register it on the next clock edge due to sequential behavior. And we go to **IDLE**.



Figure 13: One clock for RAM and returning to IDLE



Figure 14: Twelve clocks to repeat from the start to receiving all data

We repeat the same technique to receive the data that will be inserted in RAM.



Figure 15: One clock for RAM to insert data in address (1), and to go to IDLE

On the thirteenth clock cycle, RAM will insert data in it and we finish command and go to IDLE.



Figure 16: Thirteen clock cycles to read address (1)

Exactly the same with **READ\_ADD**, but we have register "add" to memorize having an address.



Figure 17: Thirteen clock cycles to read data from RAM

Exactly the same with **READ\_DATA** to read the data from RAM, and we reset add. Then, we wait for eight clock cycles to display data on MISO. Finally, one clock cycle to end communication.



Figure 18: Eight clock cycles to display data on MISO



Figure 19: One clock cycle to end communication

The key idea is to understand the distinction between combinational and sequential logic, and how timing affects when each action occurs.

- The next-state logic (combinational always block) determines the next state immediately, based on the current state and inputs. It also implicitly defines how many clock cycles we spend in each state to complete the full operation.
- The counter and output logic (sequential always blocks) operate on each clock edge.
   The counter increments on every clock cycle spent in a state, and the outputs typically depend on the current state and the counter value.

So even if the next state is decided instantly, the outputs and state memory don't reflect that change until the next clock edge, which highlights the sequential nature of those blocks.

Think of the **combinational block** as a decision-maker that *plans* what to do next, and the **sequential blocks** as *doers* that wait for a clock tick before actually doing it.

Now we go to synthesis and implementation. We'll try different types of FSM encodings and choose the best one for timing.

## 3. <u>Implementation:</u>

### 3.1 Gray Encoding:



Figure 20: RTL (Gray)



Figure 21: RAM RTL (Gray)



Figure 22: SPI Slave RTL (Gray)



Figure 23: Synthesis (Gray)



Figure 24: RAM Synthesis (Gray)



Figure 25: Closer RAM Synthesis (Gray)



Figure 26: SPI Slave Synthesis (Gray)



Figure 27: Device (Gray)



Figure 28: Closer Device (Gray)

| State     | 1   | New Encoding | 1  | Previous Encoding |
|-----------|-----|--------------|----|-------------------|
|           |     |              |    |                   |
| IDLE      | 1   | 000          | 1  | 000               |
| CHK_CMD   | 1   | 111          | T. | 001               |
| WRITE     | 1   | 010          | 1  | 010               |
| READ_ADD  | 1   | 011          | 1  | 011               |
| READ_DATA | . 1 | 001          | T. | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'gray' in module 'SPI\_SLAVE'

Figure 29: Encoding Report (Gray)

#### **Design Timing Summary**

All user specified timing constraints are met.

| Setup                        |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 5.682 ns | Worst Hold Slack (WHS):      | 0.139 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 87       | Total Number of Endpoints:   | 87       | Total Number of Endpoints:               | 41       |

Figure 30: Synthesis Timing Report (Gray)



Figure 31: Synthesis Critical Path (Gray)

| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-----------------------|-----------------------|----------------------------|------------------------|---------------------|------------------|
| ✓ N SPI_Wrapper       | 34                    | 38                         | 0.5                    | 5                   | 1                |
| ■ DUT_RAM (RAM)       | 3                     | 17                         | 0.5                    | 0                   | 0                |
| ■ DUT_SPI (SPI_SLAVE) | 31                    | 21                         | 0                      | 0                   | 0                |

Figure 32: Synthesis Utilization Report (Gray)

#### **Design Timing Summary**

**Pulse Width** Setup Hold Worst Negative Slack (WNS): 5.202 ns Worst Hold Slack (WHS): 0.078 ns Worst Pulse Width Slack (WPWS): 4.500 ns Total Negative Slack (TNS): Total Pulse Width Negative Slack (TPWS): 0.000 ns  $0.000 \, \text{ns}$ Total Hold Slack (THS):  $0.000 \, \text{ns}$ Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: Total Number of Endpoints: Total Number of Endpoints: Total Number of Endpoints:

All user specified timing constraints are met.

Figure 33: Implementation Timing Report (Gray)



| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-----------------------|-----------------------|----------------------------|---------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|
| ✓ N SPI_Wrapper       | 35                    | 38                         | 19                  | 35                      | 10                             | 0.5                    | 5                   | 1                |
| I DUT_RAM (RAM)       | 4                     | 17                         | 6                   | 4                       | 0                              | 0.5                    | 0                   | 0                |
| I DUT SPI (SPI SLAVE) | 31                    | 21                         | 18                  | 31                      | 9                              | 0                      | 0                   | 0                |

Figure 35: Implementation Utilization Report (Gray)



[Constraints 18-5210] No constraint will be written out.

Figure 36: Messages after Implementation (Gray)

### 3.2 Sequential Encoding:



Figure 37: RTL (Sequential)



Figure 38: RAM RTL (Sequential)



Figure 39: SPI Slave RTL (Sequential)



Figure 40: Synthesis (Sequential)



| State     | ı | New Encoding | ı | Previous Encoding |
|-----------|---|--------------|---|-------------------|
| IDLE      | 1 | 000          | 1 | 000               |
| CHK_CMD   | 1 | 100          | 1 | 001               |
| WRITE     | 1 | 011          | 1 | 010               |
| READ_ADD  | 1 | 010          | 1 | 011               |
| READ_DATA | 1 | 001          | 1 | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'sequential' in module 'SPI\_SLAVE'

Figure 42: Encoding Report (Sequential)

Figure 41: RAM Synthesis (Sequential)



Figure 43: SPI Slave Synthesis (Sequential)



Figure 44: Device (Sequential)



Figure 45: Closer Device (Sequential)



Figure 46: Messages after Implementation (Sequential)



Figure 47: Synthesis Timing Report (Sequential)



Figure 48: Synthesis Critical Path (Sequential)

| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-----------------------|-----------------------|----------------------------|------------------------|---------------------|------------------|
| ✓ N SPI_Wrapper       | 32                    | 38                         | 0.5                    | 5                   | 1                |
| DUT_RAM (RAM)         | 3                     | 17                         | 0.5                    | 0                   | 0                |
| ■ DUT_SPI (SPI_SLAVE) | 29                    | 21                         | 0                      | 0                   | 0                |

Figure 49: Synthesis Utilization Report (Sequential)

#### **Design Timing Summary**

**Pulse Width** Setup Worst Negative Slack (WNS): 5.089 ns Worst Hold Slack (WHS): 0.072 ns Worst Pulse Width Slack (WPWS): 4.500 ns Total Negative Slack (TNS): 0.000 ns Total Hold Slack (THS): 0.000 ns Total Pulse Width Negative Slack (TPWS): 0.000 ns 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: Total Number of Endpoints: Total Number of Endpoints: Total Number of Endpoints: 41 All user specified timing constraints are met.

Figure 50: Implementation Timing Report (Sequential)



Figure 51: Implementation Critical Path (Sequential)

| Name 1              | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|---------------------|-----------------------|----------------------------|---------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|
| ✓ N SPI_Wrapper     | 33                    | 38                         | 19                  | 33                      | 7                              | 0.5                    | 5                   | 1                |
| DUT_RAM (RAM)       | 4                     | 17                         | 6                   | 4                       | 0                              | 0.5                    | 0                   | 0                |
| DUT_SPI (SPI_SLAVE) | 29                    | 21                         | 17                  | 29                      | 7                              | 0                      | 0                   | 0                |

Figure 52: Implementation Utilization Report (Sequential)

### 3.3 One-Hot Encoding:



Figure 53: RTL (One-Hot)



Figure 54: RAM RTL (One-Hot)



Figure 55: SPI Slave RTL (One-Hot)



Figure 56: Synthesis (One-Hot)



| State     | New Encoding | Previous Encoding |
|-----------|--------------|-------------------|
| IDLE      | 00001        | 1 000             |
| CHK_CMD   | 10000        | 001               |
| WRITE     | 01000        | 010               |
| READ_ADD  | 00100        | 011               |
| READ_DATA | 00010        | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'one-hot' in module 'SPI\_SLAVE'

Figure 58: Encoding Report (One-Hot)

Figure 57: RAM Synthesis (One-Hot)



Figure 59: SPI Slave Synthesis (One-Hot)



Figure 60: Device (One-Hot)



Figure 61: Closer Device (One-Hot)

#### **Design Timing Summary**

| etup                         |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 5.682 ns | Worst Hold Slack (WHS):      | 0.139 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 89       | Total Number of Endpoints:   | 89       | Total Number of Endpoints:               | 43       |

Figure 62: Synthesis Timing Report (One-Hot)



Figure 63: Synthesis Critical Path (One-Hot)

| Name 1              | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|---------------------|-----------------------|----------------------------|------------------------|---------------------|------------------|
| ∨ N SPI_Wrapper     | 34                    | 40                         | 0.5                    | 5                   | 1                |
| ■ DUT_RAM (RAM)     | 3                     | 17                         | 0.5                    | 0                   | 0                |
| DUT_SPI (SPI_SLAVE) | 31                    | 23                         | 0                      | 0                   | 0                |

Figure 64: Synthesis Utilization Report (One-Hot)

#### **Design Timing Summary**

| etup                         |          | Hold                         |          | Pulse Width                              |          |  |  |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|--|--|
| Worst Negative Slack (WNS):  | 5.555 ns | Worst Hold Slack (WHS):      | 0.101 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |  |  |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |  |
| Total Number of Endpoints:   | 90       | Total Number of Endpoints:   | 90       | Total Number of Endpoints:               | 43       |  |  |

All user specified timing constraints are met.

Figure 65: Implementation Timing Report (One-Hot)



Figure 66: Implementation Critical Path (One-Hot)

| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-----------------------|-----------------------|----------------------------|---------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|
| ∨ N SPI_Wrapper       | 35                    | 40                         | 18                  | 35                      | 10                             | 0.5                    | 5                   | 1                |
| ■ DUT_RAM (RAM)       | 4                     | 17                         | 6                   | 4                       | 0                              | 0.5                    | 0                   | 0                |
| ■ DUT_SPI (SPI_SLAVE) | 31                    | 23                         | 16                  | 31                      | 9                              | 0                      | 0                   | 0                |

Figure 67: Implementation Utilization Report (One-Hot)

We find out that **One-Hot** encoding has the best implementation timing report with the highest Setup/Hold Slack So, we choose **One-Hot** encoding in the design for higher frequency.



Figure 68: Device after Debugging (One-Hot)



Figure 69: Closer Device after Debugging (One-Hot)

| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | F7<br>Muxes<br>(16300) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT as Memory<br>(9600) | LUT Flip Flop Pairs<br>(20800) |
|-----------------------|-----------------------|----------------------------|------------------------|---------------------|-------------------------|-------------------------|--------------------------------|
| ✓ N SPI_Wrapper       | 1107                  | 1755                       | 8                      | 570                 | 1019                    | 88                      | 611                            |
| > # dbg_hub (dbg_hub) | 476                   | 727                        | 0                      | 241                 | 452                     | 24                      | 307                            |
| DUT_RAM (RAM)         | 3                     | 17                         | 0                      | 6                   | 3                       | 0                       | 0                              |
| ■ DUT_SPI (SPI_SLAVE) | 31                    | 23                         | 0                      | 18                  | 31                      | 0                       | 11                             |
| > 1 u_ila_0 (u_ila_0) | 597                   | 988                        | 8                      | 312                 | 533                     | 64                      | 292                            |

Figure 70: Implementation Utilization Report after Debugging (One-Hot)



Figure 71: Implementation Timing Report after Debugging (One-Hot)



Figure 72: Implementation Critical Path after Debugging (One-Hot)



Figure 73: Messages after successful bitstream generation (One-Hot)